Example 7-9
A sample-and-hold circuit as in Fig.7-13 has a signal amplitude of 1 V which is to be sampled with an accuracy of approximately 0.2%. The holding time (t2) is to be 500 s. Design the circuit using LF353 BIFET op-amps and a 2N4391 FET. Determine the minimum acquisition time (t1).